IIA Institutional Repository

FPGA Based ASM implementation for CCD Camera Controller

Show simple item record

dc.contributor.author Srinivasan, R
dc.contributor.author Anupama, K
dc.contributor.author Suneeta
dc.contributor.author Saha, S. K
dc.contributor.author Rao, A
dc.date.accessioned 2010-01-16T15:08:16Z
dc.date.available 2010-01-16T15:08:16Z
dc.date.issued 2009
dc.identifier.citation P. Chakrabarti, S. Jit, A. Pandey., eds., Emerging Trends in Electronic and Photonic Devices & Systems., pp. 173 en
dc.identifier.uri http://hdl.handle.net/2248/4987
dc.description.abstract A general purpose CCD controller that can address any CCD, has been developed at the Indian Institute of Astrophysics. It is based on a Digital Signal Processor (DSP) chip, Motorola DSP 56002 for implementing essential operations such as read-out of the CCD, interfacing with the host and correlated double sampling for reset noise elimination. In order to reduce the chip count and size of the controller with a view to adopt it for building a space borne application of the camera, a need has been felt to implement the design with the use of a Field Programmable Gate Array (FPGA) approach. Such an approach would not only be efficient but would also be able to enhance the image processing strategies. After examining the functionality of the DSP board, Bias and Clock board, Host Interface and Data Acquisition functions, an Algorithmic State Machine (ASM) is derived from the DSP code. In this paper we report the ASM design that has been used to design the system using the Hardware Description Language (HDL). Verilog HDL is used to create the code, which can be tested and debugged using Xlinx ISE software package. This paper also reports the timing generator that has been implemented on Xlinx chip. It is proposed to implement the serial and parallel communication with fibre optics link in this approach. en
dc.language.iso en en
dc.publisher MacMillan Publishers Ind. Ltd en
dc.rights © MacMillan Publishers Ind. Ltd en
dc.subject CCD Camera Controller en
dc.subject Digital Signal Processor en
dc.subject ASM Implementation en
dc.subject FPGA: Field Programmable Gate Array en
dc.subject Algorithmic State Machine en
dc.subject Hardware Description Language en
dc.title FPGA Based ASM implementation for CCD Camera Controller en
dc.type Article en


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Browse

My Account